
Mostrar el registro sencillo del ítem
| dc.contributor.author | Usih, Ebenezer C. | |
| dc.contributor.author | Hassan, Naimul | |
| dc.contributor.author | Edwards, Alexander J. | |
| dc.contributor.author | García Sánchez, Felipe | |
| dc.contributor.author | Khalili Amiri, Pedram | |
| dc.contributor.author | Friedman, Joseph S. | |
| dc.date.accessioned | 2025-05-27T07:49:16Z | |
| dc.date.available | 2025-05-27T07:49:16Z | |
| dc.date.issued | 2025 | |
| dc.identifier.citation | E. C. Usih, N. Hassan, A. J. Edwards, F. Garcia-Sanchez, P. Khalili Amiri and J. S. Friedman, "Toggle SOT-MRAM Architecture With Self-Terminating Write Operation," in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 33, no. 2, pp. 337-345, Feb. 2025, doi: 10.1109/TVLSI.2024.3471528 | es_ES |
| dc.identifier.issn | 1063-8210 | |
| dc.identifier.uri | http://hdl.handle.net/10366/165858 | |
| dc.description.abstract | [EN]Toggle spin-orbit torque (SOT)-driven magnetoresistive random access memory (MRAM) with perpendicular anisotropy has a simple material stack and is more robust than directional SOT-MRAM. However, a read-before-write operation is required to use the toggle SOT-MRAM for directional switching, which threatens to increase the write delay. To resolve these issues, we propose a high-speed memory architecture for toggle SOT-MRAM that includes a minimum-sized bit cell and a custom read-write driver. The proposed driver induces an analog self-terminating SOT current that functions via an analog feedback mechanism that can read and write the toggle SOT-MRAM bit cell within a single clock cycle. As the read and write operations are completed within 570 ps, this memory architecture provides the first viable solution for nonvolatile L3 cache. | es_ES |
| dc.format.mimetype | application/pdf | |
| dc.language.iso | eng | es_ES |
| dc.publisher | IEEE | es_ES |
| dc.rights | Attribution-NonCommercial-NoDerivatives 4.0 Internacional | * |
| dc.rights.uri | http://creativecommons.org/licenses/by-nc-nd/4.0/ | * |
| dc.subject | Magnetism | es_ES |
| dc.subject | Computational physics | es_ES |
| dc.subject | SOT-MRAM | es_ES |
| dc.title | Toggle SOT-MRAM Architecture With Self-Terminating Write Operation | es_ES |
| dc.type | info:eu-repo/semantics/article | es_ES |
| dc.relation.publishversion | https://ieeexplore.ieee.org/document/10710331 | es_ES |
| dc.identifier.doi | 10.1109/TVLSI.2024.3471528 | |
| dc.relation.projectID | PID2020-117024GB-C41 | es_ES |
| dc.rights.accessRights | info:eu-repo/semantics/openAccess | es_ES |
| dc.identifier.essn | 1557-9999 | |
| dc.journal.title | IEEE Transactions on Very Large Scale Integration (VLSI) Systems | es_ES |
| dc.volume.number | 33 | es_ES |
| dc.issue.number | 2 | es_ES |
| dc.page.initial | 337 | es_ES |
| dc.page.final | 345 | es_ES |
| dc.type.hasVersion | info:eu-repo/semantics/draft | es_ES |
Ficheros en el ítem
Este ítem aparece en la(s) siguiente(s) colección(ones)
-
SINAMAG. Artículos [56]








