| dc.contributor.author | Íñiguez de la Torre Mulas, Ignacio | |
| dc.contributor.author | Purohit, Sohan | |
| dc.contributor.author | Kaushal, Vikas | |
| dc.contributor.author | Margala, Martin | |
| dc.contributor.author | Gong, Mufei | |
| dc.contributor.author | Wolpert, David | |
| dc.contributor.author | Ampadu, Paul | |
| dc.contributor.author | González Sánchez, Tomás | |
| dc.contributor.author | Mateos López, Javier | |
| dc.date.accessioned | 2013-09-04T07:54:19Z | |
| dc.date.available | 2013-09-04T07:54:19Z | |
| dc.date.issued | 2011 | |
| dc.identifier.citation | I. Íñiguez-de-la-Torre et al., "Exploring Digital Logic Design Using Ballistic Deflection Transistors Through Monte Carlo Simulations," in IEEE Transactions on Nanotechnology, vol. 10, no. 6, pp. 1337-1346, Nov. 2011, doi: 10.1109/TNANO.2011.2142321 | es_ES |
| dc.identifier.uri | http://hdl.handle.net/10366/122108 | |
| dc.description.abstract | We present exploratory studies of digital circuit design using the recently proposed ballistic deflection transistor (BDT) devices. We demonstrate a variety of possible logic functions through simple reconfiguration of two drain-connected BDTs. We further propose the creation of a three-BDT logic cell to yield differential versions of each logic function, improving overall flexibility of BDT circuit design. Each of the proposed gate configurations has been verified through extensive numerical calculations using an in-house Monte Carlo simulator. Simulation results show that the proposed gate arrangements are capable of achieving 400-GHz operating frequencies at room temperature. A compact fit-based analytical model to aid circuit design using BDTs is also introduced. | es_ES |
| dc.description.sponsorship | ROOTHz (FP7-243845) | es_ES |
| dc.language.iso | eng | es_ES |
| dc.rights | Attribution-NonCommercial-NoDerivs 3.0 Unported | |
| dc.rights.uri | https://creativecommons.org/licenses/by-nc-nd/3.0/ | |
| dc.subject | Nanodevices | es_ES |
| dc.subject | Monte Carlo method | es_ES |
| dc.subject | Ballistic transport | es_ES |
| dc.title | Exploring Digital Logic Design Using Ballistic Deflection Transistors Through Monte Carlo Simulations | es_ES |
| dc.type | info:eu-repo/semantics/article | es_ES |
| dc.type | info:eu-repo/semantics/article | es_ES |
| dc.relation.publishversion | https://doi.org/10.1109/TNANO.2011.2142321 | |
| dc.subject.unesco | 22 Física | es_ES |
| dc.identifier.doi | 10.1109/TNANO.2011.2142321 | |
| dc.rights.accessRights | info:eu-repo/semantics/openAccess |
Stöbern
Gesamter BestandBereiche & SammlungenErscheinungsdatumAutorenSchlagwortenTitelnDiese SammlungErscheinungsdatumAutorenSchlagwortenTiteln
Mein Benutzerkonto
Statistiken
ENLACES Y ACCESOS
Derechos de autorPolíticasGuías de autoarchivoFAQAdhesión USAL a la Declaración de BerlínProtocolo de depósito, modificación y retirada de documentos y datosSolicitud de depósito, modificación y retirada de documentos y datos








